TY - JOUR
T1 - Through-chip porous layer fabrication by plasma etching with protective film deposition
AU - Ida, Shimpei
AU - Takagishi, Mizuki
AU - Nakashima, Moemi
AU - Hayase, Masanori
N1 - Publisher Copyright:
© 2025 Author(s).
PY - 2025/5/1
Y1 - 2025/5/1
N2 - We developed a process for fabricating through-chip porous layers using porous Si formed on a crystalline Si substrate. In micronano systems, porous materials are expected to perform various functions. We have utilized porous Pt layers obtained from porous Si as the catalyst layers in miniature fuel cells. Recently, to explore novel functions, we attempted to fabricate through-chip porous Au layers. Unlike Pt, porous Au layers are rapidly etched during plasma etching, making it extremely difficult to achieve a through-chip porous Au layer. In this study, we explored the incorporation of protective film deposition into the etching process, which is similar to deep reactive ion etching. Because of the large surface area of the porous regions, the amount of protective film components deposited on the porous layer may be larger than that on the bulk regions, potentially leading to a reversal in the etching rate, where the porous regions are etched slower than the bulk regions. The plasma process alternating protective film deposition and etching was performed using a parallel plate reactive ion etching system, and conditions were identified under which the etching rate of porous Si is lower than that of bulk Si. Using these conditions, we successfully fabricated through-chip porous Au layers over a wide area.
AB - We developed a process for fabricating through-chip porous layers using porous Si formed on a crystalline Si substrate. In micronano systems, porous materials are expected to perform various functions. We have utilized porous Pt layers obtained from porous Si as the catalyst layers in miniature fuel cells. Recently, to explore novel functions, we attempted to fabricate through-chip porous Au layers. Unlike Pt, porous Au layers are rapidly etched during plasma etching, making it extremely difficult to achieve a through-chip porous Au layer. In this study, we explored the incorporation of protective film deposition into the etching process, which is similar to deep reactive ion etching. Because of the large surface area of the porous regions, the amount of protective film components deposited on the porous layer may be larger than that on the bulk regions, potentially leading to a reversal in the etching rate, where the porous regions are etched slower than the bulk regions. The plasma process alternating protective film deposition and etching was performed using a parallel plate reactive ion etching system, and conditions were identified under which the etching rate of porous Si is lower than that of bulk Si. Using these conditions, we successfully fabricated through-chip porous Au layers over a wide area.
UR - http://www.scopus.com/inward/record.url?scp=105003622153&partnerID=8YFLogxK
U2 - 10.1116/6.0004305
DO - 10.1116/6.0004305
M3 - Article
AN - SCOPUS:105003622153
SN - 2166-2746
VL - 43
JO - Journal of Vacuum Science and Technology B
JF - Journal of Vacuum Science and Technology B
IS - 3
M1 - 033001
ER -